Characterizations and thermal stability improvement of phase-change memory device containing Ce-doped GeSbTe films

Yu-Jen Huang, Min-Chuan Tsai, Chiung-Hsin Wang, Tsung-Eong Hsieh *

Department of Materials Science and Engineering, National Chiao Tung University, 1001 Ta-Hsueh Road, Hsinchu, 30010, Taiwan, ROC

A R T I C L E   I N F O

Article history:
Received 1 April 2011
Received in revised form 27 November 2011
Accepted 1 December 2011
Available online 11 December 2011

Keywords:
Phase-change memory
Germanium antimony telluride
Cerium
Doping
Electrical properties

A B S T R A C T

Phase-transition temperature of GeSbTe (GST) chalcogenide film was drastically increased from 159 to 236 °C by cerium (Ce) doping (up to 8.6 at.%) without altering the resistivity property of GST. Grain refinement via the solid-solution mechanism and the amplification of p-type semiconducting behavior in Ce-doped GST were observed. They were correlated with the enhancement of thermal stability and data retention property of GST as revealed by exothermal and isothermal analyses. Phase-change memory (PCM) device characterized at various temperatures revealed an effective thermal stability improvement on the threshold voltage of PCM device by Ce doping.

© 2011 Elsevier B.V. All rights reserved.

1. Introduction

Phase-change memory (PCM) based on the reversible phase-change property of chalcogenide thin films has been recognized as one of the promising candidates for next-generation non-volatile memories due to its low power consumption, high operation speed, high recording density and excellent scalability to nanometer-scale cell sizes. In addition, PCM is also feasible to multi-state memory since the chalcogenide programming layer exhibits a relatively large resistivity difference (about 105 times) in between amorphous and crystalline states [1,2]. This is far more significant than the reflectivity change up to 30% for the same phase-change chalcogenides applied to optical memory devices.

Presently, GeSbTe (GST)-based chalcogenides are the most popular programming layer materials for PCM. However, as the device sizes continuously scale down, insufficiency in material properties of GST gradually restrains the device performance, e.g., writing current, thermal stability, and overwrite capability. Various methods have been proposed to overcome these difficulties and, in addition to adjusting the chemical compositions of chalcogenides, the modification of physical properties by alien-element doping is often employed. Nitrogen (N) [3,4], oxygen (O) [5], silicon oxide (SiOx) [6], silicon (Si) [7], molybdenum (Mo) [8], tin (Sn) [9,10], and bismuth (Bi) [10] have been added into GST and their feasibilities to PCM have been evaluated. Among these, nonmetallic N element seems to be the most promising one for physical properties adjustment. As to the metallic dopants, they were reported to accelerate the recrystallization rate of GST [11]. Nevertheless, metallic dopants often reduce the resistivity level of amorphous GST and suppress the resistivity ratio of the amorphous and crystalline GST [8].

Most dopants reported previously [3–7,8–10] are the Group IVA, VA or VIA elements with the electron configurations similar to those of Ge, Sb and Te. In this work, cerium (Ce) is chosen as the dopant of GST for the following reasons: (i) distinctive electronic configuration of the Group IIIB rare-earth element; (ii) relatively small electronegativity, (x) in comparison with the elements of GST (xe = 1.1–1.2; x Ge = 1.8; x Sb = 1.9; x Te = 2.1); (iii) relatively large atomic size of Ce in comparison with Ge, Sb and Te (r Ce = 0.185 nm; r Ge = 0.125 nm; r Sb = 0.145 nm; r Te = 0.140 nm). In addition to the chemical bond alternation in GST due to the difference in x for physical property modification, it is anticipated that Ce may present as the substitutional-type dopant in GST and relevant study would provide a good comparison with the N dopant which has been reported as the interstitial-type solute in GST [4].

2. Experimental details

Electrical properties and microstructures of pristine GST and Ce-doped GST layers are investigated in this work. 150-nm thick thin-film samples were deposited on the thermally oxidized Si substrates by using a sputtering system at background pressure better than 6.7 × 10−4 Pa without substrate heating. Ce doping was realized by the target-attachment method [8] in which the doping concentration was adjusted by the amounts of Ce foils mounted on the GST target...
The composition of specimens was analyzed by using an inductive-coupled plasma-mass spectrometer (Perkin Elmer SCIEX ELAN 5000) operated at RF power = 1000 W, carrier gas flow rate = 1.3 × 10⁻³ m³/s, auxiliary gas flow rate = 2 × 10⁻³ m³/s and plasma gas flow rate = 2.5 × 10⁻⁴ m³/s. Evolution of microstructures of the samples were analyzed by an in-house x-ray diffractometer (M18XHF, MAC Science) within Cu-Kα radiation (λ = 0.1542 nm) at scanning rate of 0.033°/s. The microstructures of the samples were also examined by a transmission electron microscope (TEM, Philips Tecnai 20) operating at 200 kV and the energy dispersive spectrometer (EDS, Link ISIS 300) attached to TEM was adopted for composition analysis. The method of plan-view TEM sample preparation was briefly as follows. Pristine and Ce-doped GST layers about 50 nm in thickness were deposited on the KBr substrates. After dissolving away the KBr in a dish of de-ionized water, the GST thin films were dragged out of the water, mounted on the copper mesh, and immediately transferred to TEM for characterization. Ecopia HMS-3000 Hall-effect analyzer was utilized to analyze the effects of Ce-doping on the charge carrier type and transport properties of GST.

Static-mode current–voltage (I–V) characteristics were determined by using an I–V source meter (Keithley Instruments Inc., Model 2400) equipped with a self-assembly heating apparatus in vacuum ambient with pressure better than 0.13 Pa. Meanwhile, cross-point-type PCM equipped with a self-assembly heating apparatus in vacuum ambient GST sample are also presented for the purpose of comparison.

Fig. 1 shows the XRD patterns of as-deposited GST and GST7C layers and the samples subjected to 300 °C/1-h annealing treatments. Absence of characteristic peaks in diffraction patterns of as-deposited samples indicates the samples deposited at room temperature are amorphous. High-temperature treatments are known to result in the recrystallization of GST; however, Fig. 2 indicates GST transforms from meta-stable face-centered cubic (FCC) to stable hexagonal structure when temperature increases from 300 to 350 °C while the FCC structure is preserved in the GST7C heated up to 350 °C. This illustrates Ce doping is able to stabilize the GST in FCC status. Further, a careful inspection of XRD patterns found the Ce doping causes the XRD peaks shift to smaller diffraction angle side. Meanwhile, a calculation of full-width-half maximum (FWHM) of (200)_{Ce} peaks for the samples heated at 300 °C for 1 h found that the FWHM of GST7C layers = 1.61° while that of GST = 1.12°. This implies that Ce doping results in the lattice expansion and grain size refinement of GST. The lattice expansion is ascribed to the relatively large atomic radius of Ce in comparison with those of Ge, Sb and Te.

Composition analysis revealed the Ce content in doped GST samples monotonously increases with the increase of area coverage ratio of Ce foils on GST target. For instance, the doped sample prepared at the condition of Ce area coverage ratio = 7% resulted in about 8.6 at.% Ce in GST. Similar increasing trend was also observed in the characterization of phase-transition temperature of Ce-doped GST as revealed by subsequent in-situ electrical property measurement. Since the increase trend of phase-transition temperature alleviated and intermetallic phases seemed to emerge in the samples prepared at area coverage ratio of Ce = 10%, in below we report the analytical results of Ce-doped GST prepared at Ce area coverage ratio = 7% (termed GST7C hereafter). Characterizations for pristine GST sample are also presented for the purpose of comparison.

Fig. 3(a) and (b) separately presents the plan-view TEM micrographs, both bright- and dark-field images, in conjunction with the selected area electron diffraction (SAED) patterns for GST and GST7C samples subjected to 300 °C/1-h annealing. Grain size reduction in GST7C due to Ce doping can be readily seen, in agreement with the XRD analysis presented previously. Fig. 3(c) shows the EDX element mapping on a specific area of GST7C sample shown in Fig. 3(b). Separation of Ce-rich and SbTe-rich phases can be observed in accord with the element image contrast; however, Ce element mapping indicates a nearly uniform dispersion of Ce in comparison with those of Ge, Sb and Te. The stress field induced by the difference in atomic sizes may inhibit the grain boundary motion and hence result in the grain refinement of GST7C as depicted in Fig. 3(b).

Fig. 4(a) depicts the typical resistivity (ρ) and corresponding derivative (dρ/dT) profiles for amorphous GST and GST7C layers as a function of temperature measured at a heating rate of 1 °C per minute. A unique feature observed in Fig. 4(a) is, unlike other metallic dopants, Ce doping barely affects the levels of ρ for amorphous GST and the resistivity ratio of amorphous and crystalline GST remains the same at about 10⁵ times. At the same temperature level, the...
crystalline GST7C exhibits a higher level of $\rho$ in comparison with the pristine GST. This is ascribed to the grain refinement effect due to Ce doping and will benefit the reduction of writing current when the Ce-doped GST is implanted in the PCM devices.

Since the values of $\rho$ decrease with the increase of temperature as depicted in Fig. 4(a), both the pristine and the Ce-doped GSTs, either in amorphous or crystalline state, possess the semiconducting feature. Charge carrier property measurement indicated both samples are $p$-type semiconductors with the hole concentrations $3.55 \times 10^{20}$ and $2.92 \times 10^{21}$ cm$^{-3}$, respectively. Presumably, the amplification of acceptor-like characteristics in Ce-doped GST is correlated to the electronic configuration of Ce which is known as $[Xe]^{4}d^{15}f^{16}s^{2}$. The partially-filled inner 4d and 5f orbitals in Ce might provide additional acceptor levels in the bandgap structure of GST for hole carrier generation. The hole concentration increment and the crystallinity improvement in crystalline GST7C would benefit the electrical conduction; nevertheless, the presence of grain boundaries and lattice distortion cause by Ce doping discourage the propagation of charge carriers so as to neutralize the conduction improvement. This results in moderate conductivity suppression for crystalline GST7C in comparison with the crystalline GST.

Previous studies reported that the metallic dopants usually suppress the resistivity level or, promote the conduction of amorphous GST [8–10]. In GST7C sample, the electrons at outermost 6s orbital of Ce likely induce the resistivity drop. However, stress fields caused by the difference of atomic sizes in between Ce and elements in GST matrix would disturb the carrier migration. Such a carrier scattering effect might be a key factor to inhibit the drop of $\rho$ in amorphous GST7C as illustrated in Fig. 4(a). We however note this work is a preliminary study of Ce-doped GST. Topics such as the effect of dopant’s electronic configuration on the electrical properties of doped GST, the effects of Ce doping on bandgap structure and bonding configurations of GST, either in amorphous or crystalline state, remain to be investigated in order to characterize the origin of transport property changes in Ce-doped GST.
allowing the N$_2$ gas to react with Ce. Though N doping can also be realized by conventional sputtering using the composite GST target containing appropriate N$_2$ gas flow during deposition, it nevertheless induces the reactive sputtering that the etching effect caused by inadequate N$_2$ gas flow would degrade the film quality. As a result, Ce is a promising dopant for the modification of GST properties as well as the enhancement of PCM performance.

Both exothermal experiment in conjunction with Kissinger theory [15] and isothermal experiment in conjunction with Arrhenius formulation [16] were carried out in this study and the activation energies, $E_a$ and $E_{f,i}$ corresponding to these two types of experiments were calculated accordingly. As summarized in Table 1, Ce doping escalates both the values of $E_a$ and $E_{f,i}$ during the isothermal process, the change of $\rho$ is in essential driven by the percolation effect [8] and this process can be elucidated by a characteristic time, $\tau$, in the plot of $\rho$ versus time. A plot of $\tau$ versus the reciprocal of $T$ for GST and GST7C is shown in Fig. 4(b). This allows us to determine the maximum temperatures of sample retention by extrapolating method [16]. For 10-year retention, the maximum temperatures for GST and GST7C samples were found to be 76 °C and 170 °C, respectively. In conjunction with the values of $E_a$ and $E_{f,i}$ listed in Table 1, it illustrates that Ce doping may effectively enhance the thermal stability of GST layers and thereby benefit the data retention of PCM.

Fig. 5(a) and (b) presents the static-mode $I$-$V$ characteristics of PCM devices containing GST and GST7C programming layers at various test temperatures. It can be seen that the switching threshold voltage ($V_{th}$) increases with the Ce doping ($V_{th} = 1.90$ V for GST and $V_{th} = 3.30$ V for GST7C at room temperature). Since the proposal of chalcogenides for PCM devices, the threshold switching phenomenon has attracted numerous research interests and its origin is still in debate. The explanations include microscopic phase change [17], thermally induced instabilities [18], carrier generation by impact ionization [19,20], and the mobility gap of an amorphous material [21,22]. In the viewpoint of phase-change process, $V_{th}$ is related to the requirement of a significant current passing through the cell and the generation of heat by Joule effect to induce the phase transition. Presumably, GST7C is able to produce a larger $V_{th}$ due to its larger $E_a$ than that of GST. In accord with the profiles shown in Fig. 5(a) and (b), the temperature dependence of $V_{th}$ can be obtained and is plotted in Fig. 5(c). Though each device features the decrease in $V_{th}$ with the

<table>
<thead>
<tr>
<th>Samples</th>
<th>$T_a$ (°C)</th>
<th>$E_a$ (eV)</th>
<th>$E_{f,i}$ (eV)</th>
<th>Temperatures for 10-year retention (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>GST</td>
<td>159</td>
<td>2.05 ± 0.1</td>
<td>2.3 ± 0.3</td>
<td>76</td>
</tr>
<tr>
<td>GST7C</td>
<td>236</td>
<td>4.53 ± 0.1</td>
<td>4.63 ± 0.2</td>
<td>170</td>
</tr>
</tbody>
</table>

Fig. 5. Static $I$-$V$ profiles for PCM devices containing (a) GST and (b) GST7C as the programming layers at various test temperature. (c) The temperature dependence of $V_{th}$ of PCM devices.
increase of temperature, GST7C device is superior to GST device in terms of stability in $V_{th}$ at various temperatures. Another feature shown in Fig. 5(c) is that the $V_{th}$ of GST7C device is less sensitive to the temperature change in comparison with GST device. Without the incorporation of dopants, pristine GST exhibits an obvious change in grain size during the amorphous-to-crystalline transition as illustrated by Fig. 3(a). By forming the obstacle of grain boundary motions, Ce stabilizes the microstructure of GST7C (see Fig. 3(b)) and consequently leads to the stabilization of physical properties for doped sample subjected to temperature change. Analytical results presented above confirm that Ce doping may enhance the thermal stability of amorphous GST and result in a better PCM device stability [6,7]. Further, Ce doping effectively refines the grains of GST and this would benefit the scale-down of PCM devices and the reduction of writing current as revealed by the resistivity property presented in Fig. 4(a).

4. Conclusions

In summary, this work demonstrates a metallic dopant type, Ce, which may effectively enhance the thermal stability of GST without degrading its electrical properties. Analytical results indicated that Ce-doping effectively refines the microstructure of GST via the solid-solution mechanism. Enhancement of $p$-type semiconducting property was observed in Ce-doped GST, implying the dopant’s electronic configuration likely plays a key role in the property modification of GST. The difference in $\rho$ for amorphous and crystalline Ce-doped GST remains at about five orders of magnitude without the loss of phase-change reversibility. At the same temperature level, Ce-doping was found to escalate the level of $\rho$ of crystalline GST which, in turn, benefits the writing current reduction for PCM applications. As compared with pristine GST device, GST7C device exhibited a better stability in switching threshold property. With such distinctive electrical properties, Ce-doped GST can be a promising chalcogenide for PCM device applications with better signal contrast preservation and high-density signal storage capability. The findings reported in this work may also benefit the development of optical storage media if the analysis on optical properties of Ce-doped GST were accomplished.

Acknowledgments

The work is supported by the National Science Council (NSC), Taiwan, R.O.C., under contract No. NSC97-2221-E-009-029-MY3. The authors would like to thank Dr. Chia-Hung Hsu at NSRRC, Hsinchu, Taiwan, R.O.C., for the supports of XRD analysis. The supports of plasma-enhanced chemical vapor deposition (PECVD) by National Nano Device Laboratories (NDL) and reactive ion etching (RIE) by Gigastorage Co., at Hsinchu, Taiwan, R.O.C., for PCM device preparation and TEM analysis by Materials Analysis Technology Inc. at Chupei, Taiwan, R.O.C., are also deeply acknowledged.

References